Back to Search
Start Over
Manufacturability and Speed Performance Demonstration of Porous ULK (k=2.5) for a 45nm CMOS Platform
- Source :
- 2007 IEEE Symposium on VLSI Technology.
- Publication Year :
- 2007
- Publisher :
- IEEE, 2007.
-
Abstract
- A full ULK (ultra low-k) integration using TFHM (trench first hard mask) architecture (Hinsiger et al., 2004) is demonstrated in a high density CMOS 45 nm device. 13 nm-pitch metal features have been resolved using a 193 nm immersion hyper-NA (numerical aperture) scanner and an optimized OPC (optical proximity correction) model. RC performance and yield results are presented for a fully-integrated 45 nm ULK backend. An overall speed performance enhancement of >10% has been confirmed within a microprocessor application at the 65 nm technology node when replacing Low-k dielectric (k=2.9) with ULK (k=2.5) material.
Details
- Database :
- OpenAIRE
- Journal :
- 2007 IEEE Symposium on VLSI Technology
- Accession number :
- edsair.doi...........a2cf3cc45da29e406f3225a4a6689925
- Full Text :
- https://doi.org/10.1109/vlsit.2007.4339683