Back to Search Start Over

DTCO at N7 and beyond: patterning and electrical compromises and opportunities

Authors :
Sushil Sakhare
Aaron Thean
Huynh Bao Trong
Philippe Leray
P. Schuddinck
An Steegen
Arindam Mallik
Jürgen Bömmels
Zsolt Tokei
Abdelkarim Mercha
Kurt G. Ronse
Bharani Chava
G. McIntyre
Diederik Verkest
J. Ryckaert
Praveen Raghavan
Yasser Sherazi
Source :
SPIE Proceedings.
Publication Year :
2015
Publisher :
SPIE, 2015.

Abstract

At 7nm and beyond, designers need to support scaling by identifying the most optimal patterning schemes for their designs. Moreover, designers can actively help by exploring scaling options that do not necessarily require aggressive pitch scaling. In this paper we will illustrate how MOL scheme and patterning can be optimized to achieve a dense SRAM cell; how optimizing device performance can lead to smaller standard cells; how the metal interconnect stack needs to be adjusted for unidirectional metals and how a vertical transistor can shift design paradigms. This paper demonstrates that scaling has become a joint design-technology co-optimization effort between process technology and design specialists, that expands beyond just patterning enabled dimensional scaling.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
SPIE Proceedings
Accession number :
edsair.doi...........a10a6906629fdae2aa5c6be7ac93e213
Full Text :
https://doi.org/10.1117/12.2178997