Back to Search Start Over

A Low-Power 1-V Supply Dynamic Comparator

Authors :
Daniel O'Hare
Ivan O'Connell
Subhash Chevella
Source :
IEEE Solid-State Circuits Letters. 3:154-157
Publication Year :
2020
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2020.

Abstract

This letter presents a low-power dynamic comparator for ultralow power applications. The prototype is designed in a 65-nm CMOS process with a supply voltage of 1 V and is compared against the widely used double tail latch comparator in terms of power consumption and input referred rms noise. The addition of cross-coupled devices to the input differential pair prevents the comparator internal nodes from fully discharging to ground in contrast to the conventional architecture. This reduces the power consumption while achieving similar noise levels. Measurements demonstrate that the proposed comparator achieves an input referred rms noise voltage of 220 $\mu \text{V}$ against 210 $\mu \text{V}$ for the conventional comparator with a 30% reduction in power. The proposed circuit consumes 0.19-pJ energy per comparison.

Details

ISSN :
25739603
Volume :
3
Database :
OpenAIRE
Journal :
IEEE Solid-State Circuits Letters
Accession number :
edsair.doi...........a017be4d3b4c2ff932ac5621675c0534
Full Text :
https://doi.org/10.1109/lssc.2020.3009437