Back to Search
Start Over
An investigation of self-timed realizations for high-speed digital signal processing
- Source :
- IEE Colloquium on Design and Test of Asynchronous Systems.
- Publication Year :
- 1996
- Publisher :
- IEE, 1996.
-
Abstract
- The efficiency of self-timed design styles is evaluated for semi-systolic carry-save architectures. After a classification of the various design options a comparison is carried out for a multiplier considering throughput rate, area consumption and power dissipation. Among the design styles that are investigated in detail is a new pipeline scheme for self-timed circuits. In the sequel it is referred to as four-phase micropipeline with one operation per cycle. It turns out, that the highest throughput rates are obtained for this scheme. For the comparison an optimization procedure has been applied for the choice of the transistor widths in the control logic. The procedure is described briefly. Optimization results for different loads and cycle-times are used to derive rules for the design of micropipelines.
Details
- Database :
- OpenAIRE
- Journal :
- IEE Colloquium on Design and Test of Asynchronous Systems
- Accession number :
- edsair.doi...........99c0e04d898dc41aa2f111e1707e11c7
- Full Text :
- https://doi.org/10.1049/ic:19960248