Back to Search Start Over

3D Scalable, Wake-up Free, and Highly Reliable FRAM Technology with Stress-Engineered HfZrOx

Authors :
H. Y. Yang
Wei-Chung Lo
Chrong Jung Lin
Shyh-Shyuan Sheu
Y. D. Lin
Heng-Yuan Lee
P. S. Yeh
Min-Hung Lee
S. H. Li
Jian-Wei Su
Chih-Yao Wang
Y. T. Tang
Ya-Chin King
Meng-Fan Chang
Tuo-Hung Hou
Po-Chun Yeh
Source :
2019 IEEE International Electron Devices Meeting (IEDM).
Publication Year :
2019
Publisher :
IEEE, 2019.

Abstract

The major challenge of FRAM scaling is to maintain high polarization density on the vertical sidewall of 3D ferroelectric capacitors. We reported a CMOS-compatible HfZrO x FRAM technology that shows a wake-up free character, 1010/109 endurance cycles, extrapolated 10-year retention at 105°C/85°C, and initial P r = 25/18 μC/cm2 for 2D/3D FRAM, respectively. The strain effect at atomic interfaces is considered by the density functional theory (DFT) simulation. Two simple yet effective methods, stress engineering and optimized interface orientation, are proposed to facilitate preferential transition from tetragonal to orthorhombic phase. The test chip of 2T2C 3D FRAM demonstrates a fast sensing speed of 17 MHz at V DD of 4V.

Details

Database :
OpenAIRE
Journal :
2019 IEEE International Electron Devices Meeting (IEDM)
Accession number :
edsair.doi...........97e430863622ef475232e43dfa1fb687