Back to Search
Start Over
A novel hierarchical architecture for Wireless Network-on-Chip
- Source :
- Journal of Parallel and Distributed Computing. 120:307-321
- Publication Year :
- 2018
- Publisher :
- Elsevier BV, 2018.
-
Abstract
- In the architecture of Networks-on-Chip (NoCs), wired structure and multi-hop communications can lead to high power consumption and latency. Wireless NoC (WiNoC) architecture is a new alternative to solve these challenges. In this architecture, long-range wireless links are used instead of multi-hop wired paths. In this paper, a combination of several topologies are investigated to develop an efficient hierarchical structure for the architecture of WiNoC. The performances of considered hierarchical structures are compared under different traffic patterns. Finally, by using the Analytic Hierarchy Process (AHP) technique, a new hierarchical wireless NoC is proposed. In the proposed architecture, hierarchical structure and wireless links with high bandwidth are regarded as two significant factors for reducing the number of hops between distant nodes. Based on the results of simulations, the proposed hierarchical structure has better efficiency than other WiNoC architectures.
- Subjects :
- Computer Networks and Communications
business.industry
Computer science
Analytic hierarchy process
020206 networking & telecommunications
02 engineering and technology
Wireless network on chip
Network topology
020202 computer hardware & architecture
Theoretical Computer Science
Artificial Intelligence
Hardware and Architecture
0202 electrical engineering, electronic engineering, information engineering
Wireless
Architecture
business
Software
Computer network
Subjects
Details
- ISSN :
- 07437315
- Volume :
- 120
- Database :
- OpenAIRE
- Journal :
- Journal of Parallel and Distributed Computing
- Accession number :
- edsair.doi...........956e8e17e548e98564720845842043a1
- Full Text :
- https://doi.org/10.1016/j.jpdc.2018.02.032