Back to Search Start Over

Gate-all-around InGaAs nanowire FETS with peak transconductance of 2200μS/μm at 50nm Lg using a replacement Fin RMG flow

Authors :
H. C. Lin
Lieve Teugels
X. Zhou
Y-V. Thean
Farid Sebaai
Jan Willem Maes
Qi Xie
A. Sibaja Hernandez
Clement Merckling
Jacopo Franco
Sonja Sioncke
E. Chiu
Michael Eugene Givens
A. Opdebeeck
Niamh Waldron
D. H. van Dorp
Nadine Collaert
A. Vais
Kathy Barla
K. De Meyer
Guillaume Boccardi
Fu Tang
Laura Nyns
Xiaoqiang Jiang
Source :
2015 IEEE International Electron Devices Meeting (IEDM).
Publication Year :
2015
Publisher :
IEEE, 2015.

Abstract

We report record results for III-V gate-all-around devices fabricated on 300mm Si wafers. A gm of 2200 μS/μm with an SSsat of 110 mV/dec is achieved for an Lg=50nm device using a newly developed gate stack interlayer material deposited by ALD. In addition it is shown that high pressure annealing can further improve device performance with an average increase in gm of 22% for a 400 °C anneal.

Details

Database :
OpenAIRE
Journal :
2015 IEEE International Electron Devices Meeting (IEDM)
Accession number :
edsair.doi...........9382827a982b36470d8d5dcb0ff86fbf
Full Text :
https://doi.org/10.1109/iedm.2015.7409805