Back to Search Start Over

A 130-nm Ferroelectric Nonvolatile System-on-Chip With Direct Peripheral Restore Architecture for Transient Computing System

Authors :
Yiqun Wang
Yixiong Yang
Takahiko Saito
Fang Su
Huazhong Yang
Takashi Tsuwa
Takashi Naiki
Yongpan Liu
Ryuji Yoshimura
Zewei Li
Zhongjun Wang
Koji Taniuchi
Zhibo Wang
Xueqing Li
Source :
IEEE Journal of Solid-State Circuits. 54:885-895
Publication Year :
2019
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2019.

Abstract

Owing to its unique capability to sustain computation progress over power outages, a nonvolatile processor (NVP) is promising for energy-harvesting-powered Internet-of-Things devices. However, the widespread application of NVP is continually blocked by the system integration issues and the configuration overheads of peripheral devices. This paper presents a nonvolatile system-on-chip (NVSoC) with improved integration level, power management flexibility, and system wake-up speed. An on-chip power management subsystem is designed to minimize the number of external components while supporting versatile power policies. And a direct peripheral restore architecture is outlined, which enables a fast and parallel re-configuration of peripheral devices after the resumption of power supply. A test chip is fabricated in a 130-nm ferroelectric-CMOS process with 22.09-mm2 area. Measurement results show 6 $\times $ higher data throughput as compared with a conventional NVP when facing power failures.

Details

ISSN :
1558173X and 00189200
Volume :
54
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........915aeeb16508d7e1298e8165a4438582