Back to Search
Start Over
Overlap design for higher tungsten via robustness in AlCu metallizations
- Source :
- 2013 IEEE International Integrated Reliability Workshop Final Report.
- Publication Year :
- 2013
- Publisher :
- IEEE, 2013.
-
Abstract
- Due to the miniaturization process of the CMOS components metallization structures are becoming more and more complex. Better knowledge to improve via robustness for high current applications is needed. Geometry changes can have a big effect on the physical behaviour. For higher robust metallization systems it is necessary to learn more about overlap design to meet the most economic layout. Slotted high current line layouts do not allow the use of big via areas. Furthermore the number of vias increases the resistance. Investigations have shown the existence of an optimal overlap.
- Subjects :
- Computer science
business.industry
Electrical engineering
chemistry.chemical_element
Hardware_PERFORMANCEANDRELIABILITY
Integrated circuit design
Tungsten
chemistry
CMOS
Robustness (computer science)
Hardware_INTEGRATEDCIRCUITS
Electronic engineering
Miniaturization
High current
business
Physical behaviour
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2013 IEEE International Integrated Reliability Workshop Final Report
- Accession number :
- edsair.doi...........8fc2f3fc5d17a178f5ac33050ed2d9ea
- Full Text :
- https://doi.org/10.1109/iirw.2013.6804178