Back to Search
Start Over
Modeling and test for parasitic resistance and capacitance defects in PCM
- Source :
- 2012 12th Annual Non-Volatile Memory Technology Symposium Proceedings.
- Publication Year :
- 2012
- Publisher :
- IEEE, 2012.
-
Abstract
- Parasitic capacitance and resistance have much influence on the performance of the phase change memory (PCM). Based on SPICE circuit simulations, this paper investigates possible faults caused by the parasitic capacitance and resistance defects in stand-alone PCM cells. A realistic set of fault models are proposed and a test algorithm is proposed to test the faults.
- Subjects :
- Engineering
Hardware_MEMORYSTRUCTURES
business.industry
Spice
Hardware_PERFORMANCEANDRELIABILITY
Fault (power engineering)
Capacitance
Phase-change memory
Parasitic capacitance
Electrical resistance and conductance
Test algorithm
Parasitic element
Hardware_INTEGRATEDCIRCUITS
Electronic engineering
business
Hardware_LOGICDESIGN
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2012 12th Annual Non-Volatile Memory Technology Symposium Proceedings
- Accession number :
- edsair.doi...........8ef5616fe1ca67d5213eff4794258bd1
- Full Text :
- https://doi.org/10.1109/nvmts.2013.6632866