Back to Search
Start Over
An Automatic Chip-Package Co-Design Flow for Multi-core Neuromorphic Computing SiPs
- Source :
- 2020 IEEE 22nd Electronics Packaging Technology Conference (EPTC).
- Publication Year :
- 2020
- Publisher :
- IEEE, 2020.
-
Abstract
- The complexity and cost of system-on-chip (SoC) designs keep increasing every year, which has progressively led to more opportunities for 2.5D System-in-Package (SiP) design. While 2.5D integration technology offers advantages for heterogeneous chiplet-based systems, it also poses challenges of a more complex overall design flow with limited EDA tools support, physical design optimization issues, interposer floor-planning difficulties and complex system-level verification. Furthermore, accurate inter-chiplet connection modeling, chiplet characterization and top-level simulation activities are also needed for comprehensive verification of SiPs. To tackle these challenges, we share an automated chiplet-based codesign flow: built on the backbone with standard EDA design tools, an automatic SiP register transfer language (RTL) generator is developed for top-level SiP netlist generation; inter-chiplet connection routing with chip assembly router and parasitic extraction tools; interposer design and bumps placement with the foundry defined redistribution layer (RDL).
- Subjects :
- 010302 applied physics
Multi-core processor
Register transfer language
business.industry
Computer science
Design flow
02 engineering and technology
01 natural sciences
020202 computer hardware & architecture
Embedded system
0103 physical sciences
0202 electrical engineering, electronic engineering, information engineering
Netlist
Interposer
Electronic design automation
Physical design
Routing (electronic design automation)
business
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2020 IEEE 22nd Electronics Packaging Technology Conference (EPTC)
- Accession number :
- edsair.doi...........8d0eaf75f2f42d7fb4f4ea41ba765f6f