Back to Search Start Over

Advantages of Ultra-Thin SIMOX/CMOS based on Well-Established 0.8 µm Mass-Production Technologies for Low Power 1 V Phase Locked Loop Circuits

Authors :
Shin'ichi Kawai
Hirokazu Suzuki
Suguru Warashina
Osamu Tsuboi
Kazuo Sukegawa
Keniji Takada
Seiichiro Kawamura
Shinichi Sekine
Source :
Japanese Journal of Applied Physics. 35:988
Publication Year :
1996
Publisher :
IOP Publishing, 1996.

Abstract

This paper describes the various advantages of silicon on insulator (SOI) circuits when well-established 0.8 µm Complementary Metal Oxide Semiconductor (CMOS) mass-production technologies for ultra-low power 1 V phase locked loop (PLL) circuits are applied. From experiments on circuit operation, a parasitic capacitance of SOI is estimated about 20% reduced to bulk, and it is found that the most prominent advantage of SOI is 80% faster operation than bulk at low supply voltage due to less drain capacitance and less short channel effects of p-channel MOS field effect transistor (pMOSFET).

Details

ISSN :
13474065 and 00214922
Volume :
35
Database :
OpenAIRE
Journal :
Japanese Journal of Applied Physics
Accession number :
edsair.doi...........8b057364c7d23e8fc088a25460c0a8a7
Full Text :
https://doi.org/10.1143/jjap.35.988