Back to Search
Start Over
Modified Binary Multiplier Circuit Based on Vedic Mathematics
- Source :
- 2019 6th International Conference on Signal Processing and Integrated Networks (SPIN).
- Publication Year :
- 2019
- Publisher :
- IEEE, 2019.
-
Abstract
- This paper presents a modified binary multiplier using Vedic mathematics. The paper proposes a modification in the previously published Vedic multiplier circuit. The suggested modified Vedic multiplication technique is more efficient in terms of delay and area. The proposed circuit is implemented in VHDL. The Mentor Graphics ModelSim tool is used for HDL simulation, and the Xilinx ISE Design Suite 14.1 is used for circuit synthesis. The simulation is done for 4-bit, 8-bit, and 16-bit multiplication operations. In this paper, the simulation waveforms are shown only for 4-bit multiplication operation based on the modified Vedic multiplication technique. The proposed method can be extended for a larger bit size. The performance evaluation in terms of speed and device utilization is compared with the previously reported Vedic multiplier architectures. The proposed design exhibits a speed improvement compared to the multiplier architectures available in literature.
- Subjects :
- Signal processing
Adder
020206 networking & telecommunications
Binary multiplier
02 engineering and technology
Analog multiplier
020202 computer hardware & architecture
Logic gate
VHDL
0202 electrical engineering, electronic engineering, information engineering
Multiplier (economics)
Hardware_ARITHMETICANDLOGICSTRUCTURES
Arithmetic
computer
ModelSim
Mathematics
computer.programming_language
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2019 6th International Conference on Signal Processing and Integrated Networks (SPIN)
- Accession number :
- edsair.doi...........899857c89badc74423dd16442d20ed6d
- Full Text :
- https://doi.org/10.1109/spin.2019.8711583