Back to Search Start Over

Sensitization Input Vector Impact on Propagation Delay for Nanometer CMOS ICs: Analysis and Solutions

Authors :
S.A. Bota
Jaume Segura
Xavier Gili
Salvador Barcelo
Source :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems. 22:1557-1569
Publication Year :
2014
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2014.

Abstract

We report and analyze the dependence of complex gates delay with the sensitization vector and its variation-that gets up to 40% in 65-nm CMOS technologies-and include its effect in the path delay estimation-that can be in the order of 16%. The gate delay is computed from a simple polynomial analytical description that requires a one-time library parameter extraction process, making it highly scalable. An STA tool based on a single-pass true path computation is used to determine the critical path list. Since it does not rely on a two-step process, it can be programmed to find efficiently the N true paths from a circuit. Results from various benchmark circuits synthesized for three commercial technologies (130, 90, and 65 nm) provide better results in number of paths reported and delay estimation for these paths compared to a commercial tool. The impact of delay variation with the sensitization vector for paths with complex gates reveals as a significant mechanism that must be considered as it is comparable to the impact of parameter variations or interconnect-induced delay.

Details

ISSN :
15579999 and 10638210
Volume :
22
Database :
OpenAIRE
Journal :
IEEE Transactions on Very Large Scale Integration (VLSI) Systems
Accession number :
edsair.doi...........87450c1ad3e2f3a336d28380f287a849
Full Text :
https://doi.org/10.1109/tvlsi.2013.2276738