Back to Search Start Over

The first stage design of a SHA-less 12-bit 200-Ms/s pipeline ADC in 130-nm CMOS

Authors :
Yongsheng Yin
Honghui Deng
Xiangyang Jiang
Source :
2013 International Conference on Anti-Counterfeiting, Security and Identification (ASID).
Publication Year :
2013
Publisher :
IEEE, 2013.

Abstract

A first stage of a SHA-less 12-bit 200 MSps pipeline analog-to-digital converter (ADC) is designed in this paper. A high speed and high precision comparator is designed in order to reduce the transmission delay of the comparator. RC network of the multiplying digital-to-analog converter (MDAC) and Sub-ADC should be strict matched in order to reduce the sampling errors between the two path. The prototype circuit, implemented in SMIC 130nm 1P5M CMOS process under 1.2V power supply with a 94MHz input signal and 200MHz sampling clock, demonstrates a SNDR of 82.7dB, a SNR of 72.6dB, and a ENOB of 11.83 bit.

Details

Database :
OpenAIRE
Journal :
2013 International Conference on Anti-Counterfeiting, Security and Identification (ASID)
Accession number :
edsair.doi...........868ee6c8b56136ba570b2df73ec9c78d
Full Text :
https://doi.org/10.1109/icasid.2013.6825291