Back to Search Start Over

PATer: A Hardware Prefetching Automatic Tuner on IBM POWER8 Processor

Authors :
Yonghua Lin
Dian Zhou
Guancheng Chen
Per Stenström
Peter Hofstee
Qijun Wang
Minghua Li
Source :
IEEE Computer Architecture Letters. 15:37-40
Publication Year :
2016
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2016.

Abstract

Hardware prefetching on IBM's latest POWER8 processor is able to improve performance of many applications significantly, but it can also cause performance loss for others. The IBM POWER8 processor provides one of the most sophisticated hardware prefetching designs which supports 225 different configurations. Obviously, it is a big challenge to find the optimal or near-optimal hardware prefetching configuration for a specific application. We present a dynamic prefetching tuning scheme in this paper, named prefetch automatic tuner (PATer). PATer uses a prediction model based on machine learning to dynamically tune the prefetch configuration based on the values of hardware performance monitoring counters (PMCs). By developing a two-phase prefetching selection algorithm and a prediction accuracy optimization algorithm in this tool, we identify a set of selected key hardware prefetch configurations that matter mostly to performance as well as a set of PMCs that maximize the machine learning prediction accuracy. We show that PATer is able to accelerate the execution of diverse workloads up to 1.4×.

Details

ISSN :
15566056
Volume :
15
Database :
OpenAIRE
Journal :
IEEE Computer Architecture Letters
Accession number :
edsair.doi...........853fdaf41ef70eb4c147dafc486ca07d
Full Text :
https://doi.org/10.1109/lca.2015.2442972