Back to Search
Start Over
Worst-Case Test Vectors for Logic Faults Induced by Total Dose in ASICs Using CMOS Processes Exhibiting Field-Oxide Leakage
- Source :
- IEEE Transactions on Nuclear Science. 58:1047-1052
- Publication Year :
- 2011
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2011.
-
Abstract
- We developed a cell-level fault model for logic failure induced in standard-cell ASIC devices exposed to total ionizing dose. This fault model is valid for CMOS process technologies that exhibit field-oxide leakage current under total dose. The fault model was represented at the cell level using hardware descriptive languages (HDL) such as VHDL or Verilog which consequently allowed for cell-level simulation of ASIC devices under total dose using functional simulation tools normally used within the HDL design flow of ASIC devices. We then developed a methodology to identify worst-case test vectors (WCTV) using commercially available automatic test pattern generation (ATPG) tools targeting the developed fault model. Finally, we experimentally validated the significance of using WCTV in total-dose testing of CMOS ASIC devices.
- Subjects :
- Nuclear and High Energy Physics
Engineering
business.industry
Hardware description language
Logic simulation
Automatic test pattern generation
Nuclear Energy and Engineering
CMOS
Application-specific integrated circuit
Embedded system
Logic gate
Electronic engineering
Verilog
Electrical and Electronic Engineering
Fault model
business
Hardware_REGISTER-TRANSFER-LEVELIMPLEMENTATION
human activities
computer
Hardware_LOGICDESIGN
computer.programming_language
Subjects
Details
- ISSN :
- 15581578 and 00189499
- Volume :
- 58
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Nuclear Science
- Accession number :
- edsair.doi...........85076f2e28a989c3354a2f2ca2e5f023