Back to Search Start Over

Hardware Redaction via Designer-Directed Fine-Grained eFPGA Insertion

Authors :
Oguz Atli
Onur Kibar
Prashanth Mohan
Joseph Sweeney
Larry Pileggi
Ken Mai
Source :
DATE
Publication Year :
2021
Publisher :
IEEE, 2021.

Abstract

In recent years, IC reverse engineering and IC fabrication supply chain security have grown to become significant economic and security threats for designers, system integrators, and end customers. Many of the existing logic locking and obfuscation techniques have shown to be vulnerable to attack once the attacker has access to the design netlist either through reverse engineering or through an untrusted fabrication facility. We introduce soft embedded FPGA redaction, a hardware obfuscation approach that allows the designer substitute security-critical IP blocks within a design with a synthesizable eFPGA fabric. This method fully conceals the logic and the routing of the critical IP and is compatible with standard ASIC flows for easy integration and process portability. To demonstrate eFPGA redaction, we obfuscate a RISC-V control path and a GPS P-code generator. We also show that the modified netlists are resilient to SAT attacks with moderate VLSI overheads. The secure RISC-V design has 1.89x area and 2.36x delay overhead while the GPS design has 1.39x area and negligible delay overhead when implemented on an industrial 22nm FinFET CMOS process.

Details

Database :
OpenAIRE
Journal :
2021 Design, Automation & Test in Europe Conference & Exhibition (DATE)
Accession number :
edsair.doi...........826e536868483a77e2e1d6d31078b897
Full Text :
https://doi.org/10.23919/date51398.2021.9473910