Back to Search
Start Over
A 0.37μW 4bit 1MS/s SAR ADC for ultra-low energy radios
- Source :
- Proceedings of 2011 International Symposium on VLSI Design, Automation and Test.
- Publication Year :
- 2011
- Publisher :
- IEEE, 2011.
-
Abstract
- This paper presents a 4bit SAR ADC for ultra-low energy radios. It is not obvious to maintain good power-efficiency for low resolution, low data rate ADCs given fixed overhead and scaling limitations. Nevertheless, an excellent FOM of 25fJ/conversion-step is achieved by using a dedicated capacitor implementation, asynchronous dynamic logic, an optimized layout and a reduced power supply. The prototype in a 90nm CMOS technology achieves an ENOB of 3.9bit while operating at 1.024MS/s. The power consumption is only 0.37μW from a 0.7V supply, which is an absolute minimum for 1MS/s ADCs.
Details
- Database :
- OpenAIRE
- Journal :
- Proceedings of 2011 International Symposium on VLSI Design, Automation and Test
- Accession number :
- edsair.doi...........818e39ba2e5f36e5fdb32624abd44f02