Back to Search Start Over

P-26: Thermally Annealed Asymmetric-Offset Polycrystalline Thin Film Transistor with Low Leakage

Authors :
Sang-Myeon Han
Chi-Woo Kim
Won-Kyu Lee
Dong-Won Kang
Joon-hoo Choi
Min-Koo Han
Source :
SID Symposium Digest of Technical Papers. 39:1266
Publication Year :
2008
Publisher :
Wiley, 2008.

Abstract

We have designed and fabricated a new top gate asymmetric offset structured n-type depletion mode poly-Si TFT of which the leakage current was considerably reduced due to successful suppression of electric field near the drain region caused by the asymmetric offset structure. The TFT was fabricated on the glass substrate by employing alternating magnetic field enhanced rapid thermal annealing (AMFERTA). The a-Si and n+ a-Si layers were deposited successively, and did not use any other ion doping methods. The asymmetric offset structure could be made without additional processes or masks. This new structure suppressed the leakage current to about 86% of non-offset structured AMFERTA poly-Si TFT without considerable sacrifice of on current. This suppression method of leakage current can be helpful to remain the good image quality and save the power consumption of AMOLED panels.

Details

ISSN :
0097966X
Volume :
39
Database :
OpenAIRE
Journal :
SID Symposium Digest of Technical Papers
Accession number :
edsair.doi...........7c912183f88e2f7388ab47d0d61929d8
Full Text :
https://doi.org/10.1889/1.3069369