Back to Search Start Over

Fabrication of PVD-TiN metal-gate SOI-CMOS integrated circuits using minimal-fab and mega-fab hybrid process

Authors :
Yongxun Liu
Masayoshi Nagao
Sommawan Khumpuang
Shiro Hara
Takashi Matsukawa
Source :
2016 IEEE 16th International Conference on Nanotechnology (IEEE-NANO).
Publication Year :
2016
Publisher :
IEEE, 2016.

Abstract

The PVD-TiN metal-gate SOI-CMOS integrated circuits including inverters and ring oscillators have successfully been fabricated on a half-inch (100)-oriented SOI wafer using the minimal-fab and mega-fab hybrid process, and their electrical characteristics have systematically been investigated. It was experimentally found that almost an ideal subthreshold slope (SS) of 67 mV/decade and an extremely low leakage current ( t |) for P- and N-channel devices due to the midgap work function of the PVD-TiN are obtained in the fabricated SOI-CMOS devices. Moreover, it was confirmed that the fabricated 41-stage ring oscillators show normal operations at different supply voltages and the oscillation frequencies are close to the estimated values by gate capacitances and drive currents. These excellent results indicate that the developed minimal-fab and mega-fab hybrid process is suitable for the fabrication of conventional CMOS integrated circuits.

Details

Database :
OpenAIRE
Journal :
2016 IEEE 16th International Conference on Nanotechnology (IEEE-NANO)
Accession number :
edsair.doi...........7c44787bae9d2a5322526c8b8b3d6def