Back to Search
Start Over
An Upper Bounder Evaluation Method of Error Probability for SRAM FPGA
- Source :
- 2018 International Conference on Radiation Effects of Electronic Devices (ICREED).
- Publication Year :
- 2018
- Publisher :
- IEEE, 2018.
-
Abstract
- Because of the high integration, low cost and high performance, SRAM FPGAs are becoming increasingly attractive in space missions. However SRAM FPGAs are vulnerable to SEU , so SEU protective measures must be taken and the fault-tolerant capability of FPGA application should be evaluated before it was deployed on obit. In this paper, the relationship between the number of SEU and error probability of SRAM FPGAs was studied by a model, and this relationship was validated by both fault injection and heavy ion irradiation experiment. Then on the base of it, a quick method to evaluate the upper bounder of the error probability for the FPGA application was proposed, and by this method, the error probability of the FPGA’s application can be achieve by fewer fault injection campaigns.
Details
- Database :
- OpenAIRE
- Journal :
- 2018 International Conference on Radiation Effects of Electronic Devices (ICREED)
- Accession number :
- edsair.doi...........768b140837277fd7ac6630ec128f14de