Back to Search
Start Over
Parasitic Inductance Modeling and Reduction for Wire-Bonded Half-Bridge SiC Multichip Power Modules
- Source :
- IEEE Transactions on Power Electronics. 36:5892-5903
- Publication Year :
- 2021
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2021.
-
Abstract
- This article first developed an inductance model that includes the parasitic mutual inductance between parallel current path segments for SiC multichip power modules. Based on the developed model, the SiC multichip module's transient response was analyzed, important parasitic inductances were identified. The layout was improved based on the transient analysis. The improved package layout can reduce the parasitic inductance without increasing the fabrication difficulty. Experiments were conducted to validate the reduction of parasitic inductances. The parasitic ringing and the crosstalk effect were significantly reduced with the proposed technique. The thermal performance was also improved with the proposed layout.
- Subjects :
- Materials science
genetic structures
020208 electrical & electronic engineering
Hardware_PERFORMANCEANDRELIABILITY
02 engineering and technology
Ringing
Reduction (complexity)
Inductance
chemistry.chemical_compound
chemistry
Power module
Parasitic element
MOSFET
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Silicon carbide
Transient response
Electrical and Electronic Engineering
Subjects
Details
- ISSN :
- 19410107 and 08858993
- Volume :
- 36
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Power Electronics
- Accession number :
- edsair.doi...........730dd988496fcdde4b190a91590ced68
- Full Text :
- https://doi.org/10.1109/tpel.2020.3032521