Back to Search Start Over

Design Methodology for Thin-Film Transistor Based Pseudo-CMOS Logic Array with Multi-Layer Interconnect Architecture

Authors :
Hailong Yao
Yongpan Liu
Wenyu Sun
Xiaojun Guo
Qinghang Zhao
Jiaqing Zhao
Huazhong Yang
Source :
DAC
Publication Year :
2017
Publisher :
ACM, 2017.

Abstract

Thin-film transistor (TFT) circuits are important for flexible electronics which are promising in the area of wearable devices. However, most TFT technologies only have unipolar devices and the process variation and defective rate are relatively high, which impose challenges to TFT circuit design. In this paper, we propose a novel logic array based on pseudo-CMOS logic to address the problem of unipolar TFT circuit design. A multi-layer interconnect architecture and wire routing methodology are presented to improve the routability and meanwhile the area efficiency. The experimental results show that the proposed logic array reduces more than 80% area compared with transistor level scheme.

Details

Database :
OpenAIRE
Journal :
Proceedings of the 54th Annual Design Automation Conference 2017
Accession number :
edsair.doi...........727dce03b16f61d483dfe2ab9abe5c0c
Full Text :
https://doi.org/10.1145/3061639.3062227