Back to Search Start Over

New QC-LDPC codes implementation on FPGA platform in Rayleigh fading environment

Authors :
Farid Ghani
Abdul Kader
Abid Yahya
Source :
2011 IEEE Symposium on Computers & Informatics.
Publication Year :
2011
Publisher :
IEEE, 2011.

Abstract

This paper presents performance of Quasi-Cyclic low-density parity-check (QC-LDPC) codes on a flat Rayleigh fading channels by employing DPSK modulation scheme. The BER curves show that large girth and diversity level robust the system performance. Moreover, Prototype architecture of the LDPC codes has been implemented by writing Hardware Description Language (VHDL) code and targeted to a Xilinx Spartan-3E XC3S500E FPGA chip. Simulation results show that the proposed QC-LDPC codes achieve a 0.1dB coding gain over randomly constructed codes and perform 1.3 dB from the Shannon-limit at a BER of 10−6 with a code rate of 0.89 for block length of 1332.

Details

Database :
OpenAIRE
Journal :
2011 IEEE Symposium on Computers & Informatics
Accession number :
edsair.doi...........7213228a2e11ef521b2fd5107ecaa36d
Full Text :
https://doi.org/10.1109/isci.2011.5958912