Back to Search Start Over

An overview of micron's automata processor

Authors :
Chunkun Bo
Tommy Tracy
Elaheh Sadredini
Nathan Brunelle
Kevin Angstadt
Ke Wang
Jack Wadden
Kevin Skadron
Mircea R. Stan
Source :
CODES+ISSS
Publication Year :
2016
Publisher :
ACM, 2016.

Abstract

Micron's new Automata Processor (AP) architecture exploits the very high and natural level of parallelism found in DRAM technologies to achieve native-hardware implementation of non-deterministic finite automata (NFAs). The use of DRAM technology to implement the NFA states provides high capacity and therefore provide extraordinary parallelism for pattern recognition. In this paper, we give an overview of AP's architecture, programming and applications.

Details

Database :
OpenAIRE
Journal :
Proceedings of the Eleventh IEEE/ACM/IFIP International Conference on Hardware/Software Codesign and System Synthesis
Accession number :
edsair.doi...........7172fc34bd7439049d0ffec32c0967b3