Back to Search
Start Over
Back gate induced breakdown mechanisms for thin layer SOI field P-channel LDMOS
- Source :
- Superlattices and Microstructures. 89:216-224
- Publication Year :
- 2016
- Publisher :
- Elsevier BV, 2016.
-
Abstract
- The back gate (BG) induced breakdown mechanisms for thin layer SOI Field P-channel LDMOS (FPLDMOS) are investigated in this paper. Surface breakdown, bulk breakdown and punch-through breakdown are discussed, revealing that the block capability depends on not drain voltage (Vd), but also BG voltage (VBG). For surface breakdown, the breakdown voltage (BVs) increases linearly with VBG increasing. An expression of BVs on VBG is given, providing a good fitting to measured and simulated results. Bulk breakdown with a low breakdown voltage is attributed to high VBG. VBG induces depletion in n-well, giving rise to punch-through breakdown. A design requirement for the thin layer SOI FPLDMOS is proposed that breakdown voltages for the three breakdown mechanisms are compelled to be higher than the supply voltage of switching IC.
- Subjects :
- 010302 applied physics
LDMOS
Avalanche diode
Materials science
Field (physics)
business.industry
Thin layer
Silicon on insulator
Time-dependent gate oxide breakdown
02 engineering and technology
021001 nanoscience & nanotechnology
Condensed Matter Physics
01 natural sciences
0103 physical sciences
Optoelectronics
Breakdown voltage
General Materials Science
Electrical and Electronic Engineering
0210 nano-technology
business
Voltage
Subjects
Details
- ISSN :
- 07496036
- Volume :
- 89
- Database :
- OpenAIRE
- Journal :
- Superlattices and Microstructures
- Accession number :
- edsair.doi...........6c175300fb5acce0e2e7e2b52707ece2