Back to Search Start Over

Accelerated test points selection method for scan-based BIST

Authors :
I. Higashi
K. Hatayama
Michinobu Nakao
Source :
Asian Test Symposium
Publication Year :
2002
Publisher :
IEEE Comput. Soc, 2002.

Abstract

This paper presents an accelerated test points selection method for circuits designed by a full-scan based BIST scheme. In order to speed up the test points selection method based on cost minimization, and reflecting random pattern testability, we introduce three techniques, the simultaneous selection of plural test points, the simplified selection of test points by the cost reduction factor, and the reduction of the number of test point candidates. We implement a program based on the proposed method and evaluate its efficiency experimentally using large scale circuits (26 k-420 k gates).

Details

Database :
OpenAIRE
Journal :
Proceedings Sixth Asian Test Symposium (ATS'97)
Accession number :
edsair.doi...........6ba2c3730b1beab1cc0fdfb2f02845b3
Full Text :
https://doi.org/10.1109/ats.1997.643983