Back to Search Start Over

Low‐cost single event double‐upset tolerant latch design

Authors :
Yiran Xu
Jiangchuan Ren
Dianpeng Lin
Jun Xiao
Weiran Kong
Wenyi Zhu
Shichang Zou
Jianwei Jiang
Source :
Electronics Letters. 54:554-556
Publication Year :
2018
Publisher :
Institution of Engineering and Technology (IET), 2018.

Abstract

This Letter proposes a low-cost, single event double-upset tolerant latch which utilises interlocked nodes to keep data, clock gating (CG) in Muller C-element (MCE) to turn off the storage cell, a three-input MCE to block the soft error from the storage cell and a weak keeper to prevent high impedance state. The storage cell in the proposed latch has better reliability than the conventional triple path dual-interlocked storage cell (TPDICE). Most up-to-date single event double-upset (SEDU) tolerant latches are carried out with too large cost penalties. The proposed one saves up to 93.32% area-power-delay product (APDP) compared with one up-to-date SEDU tolerant latch and even saves 36.36% APDP compared with only single event upset (SEU) tolerant latch in the referential. Simulation results have verified SEU and SEDU tolerance of the proposed latch.

Details

ISSN :
1350911X and 00135194
Volume :
54
Database :
OpenAIRE
Journal :
Electronics Letters
Accession number :
edsair.doi...........687ab74033245d1e08b103c82961d78b
Full Text :
https://doi.org/10.1049/el.2018.0558