Back to Search
Start Over
The HF-RISC processor: Performance assessment
- Source :
- LASCAS
- Publication Year :
- 2016
- Publisher :
- IEEE, 2016.
-
Abstract
- This paper presents HF-RISC, a 32-bit RISC processor, along with its associated programming toolchain. The instruction set architecture of the processor is based on MIPS I and its hardware organization comprises three pipeline stages. The processor was synthesized in four different technology nodes for maximum frequency and simulated using CoreMark, an industry-standard performance evaluation benchmark. Using data obtained from synthesis and benchmarking we analyze the processor performance and compare it to similar commercial products. Obtained results indicate that HF-RISC is a good option for embedded design, as it presents performance figures similar to state-of-the-art ARM processors. Furthermore, its partially reconfigurable hardware organization allows the designer to explore performance and area trade offs.
- Subjects :
- 010302 applied physics
Reduced instruction set computing
Processor register
Computer science
business.industry
Processor design
Application-specific instruction-set processor
02 engineering and technology
ComputerSystemsOrganization_PROCESSORARCHITECTURES
01 natural sciences
Toolchain
020202 computer hardware & architecture
Instruction set
ARM architecture
Computer architecture
Embedded system
0103 physical sciences
0202 electrical engineering, electronic engineering, information engineering
Classic RISC pipeline
business
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)
- Accession number :
- edsair.doi...........66a9c37fedf0f347449e2d0d53a0c7fe
- Full Text :
- https://doi.org/10.1109/lascas.2016.7451018