Back to Search
Start Over
A Novel Hybrid Full Adder Based on Gate Diffusion Input Technique, Transmission Gate and Static CMOS Logic
- Source :
- ICCCNT
- Publication Year :
- 2019
- Publisher :
- IEEE, 2019.
-
Abstract
- This research proposes a hybrid Full Adder (FA) cell using a combination of Gate Diffusion Input (GDI) technique, Transmission Gate (TG) and conventional Static CMOS (C-CMOS) logic. To test performance parameters, simulation has been conducted using Cadence Virtuoso in 65 nm technology. Moreover, a comparative analysis of the proposed design with 13 existing state of art FAs has been presented in this research to observe the performance improvements obtained by the proposed FA. In addition, the proposed and existing FAs have been cascaded to implement 4-bit, 8-bit, 16-bit and 32-bit adder to test their performance and feasibility in large structures. The proposed design exhibited remarkable performance both as single cell and cascaded mode. Besides, the proposed technique for FA design removes the defect of voltage degradation in GDI technique and low drivability of TG based design by utilizing C-CMOS logic in the output terminals.
- Subjects :
- Adder
Computer science
020208 electrical & electronic engineering
02 engineering and technology
020202 computer hardware & architecture
Transmission gate
CMOS
0202 electrical engineering, electronic engineering, information engineering
State of art
Electronic engineering
Test performance
Hardware_ARITHMETICANDLOGICSTRUCTURES
Diffusion (business)
Cadence
Voltage
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2019 10th International Conference on Computing, Communication and Networking Technologies (ICCCNT)
- Accession number :
- edsair.doi...........662fd0c10ddc7ec5028c6f3b8d3f1eb9
- Full Text :
- https://doi.org/10.1109/icccnt45670.2019.8944888