Back to Search
Start Over
Architectural strategies in standard-cell design for the 7 nm and beyond technology node
- Source :
- Journal of Micro/Nanolithography, MEMS, and MOEMS. 15:013507
- Publication Year :
- 2016
- Publisher :
- SPIE-Intl Soc Optical Eng, 2016.
-
Abstract
- Standard-cell design and characterization are presented for 7-nm CMOS platform technology targeting low-power and high-performance applications with the tightest contacted poly pitch of 42 nm and a metallization pitch of 32 nm in the FinFET technology. Two standard-cell architectures for 7 nm, a 9-track library and a 7.5-track library have been designed, introducing an extra middle-of-line layer to enable an efficient layout of the 7.5-track cells. The 7.5-track cells are on average smaller than the 9-track cells. With the strict design constraints imposed by self-aligned quadruple patterning and self-aligned double patterning, careful design and technology co-optimization is performed.
- Subjects :
- Standard cell
Computer science
Mechanical Engineering
Metallurgy
02 engineering and technology
021001 nanoscience & nanotechnology
Condensed Matter Physics
01 natural sciences
Capacitance
Atomic and Molecular Physics, and Optics
Electronic, Optical and Magnetic Materials
law.invention
010309 optics
Back end of line
CMOS
Computer architecture
law
0103 physical sciences
Hardware_INTEGRATEDCIRCUITS
Multiple patterning
Node (circuits)
Electrical and Electronic Engineering
Layer (object-oriented design)
Photolithography
0210 nano-technology
Subjects
Details
- ISSN :
- 19325150
- Volume :
- 15
- Database :
- OpenAIRE
- Journal :
- Journal of Micro/Nanolithography, MEMS, and MOEMS
- Accession number :
- edsair.doi...........657d9de0f3d113a2cabdc9a74139db9f
- Full Text :
- https://doi.org/10.1117/1.jmm.15.1.013507