Back to Search Start Over

Architectural strategies in standard-cell design for the 7 nm and beyond technology node

Authors :
P. Schuddinck
Abdelkarim Mercha
Marie Garcia Bardon
Syed Muhammad Yasser Sherazi
Bharani Chava
Praveen Raghavan
Peter Debacker
Diederik Verkest
J. Ryckaert
Farshad Firouzi
Source :
Journal of Micro/Nanolithography, MEMS, and MOEMS. 15:013507
Publication Year :
2016
Publisher :
SPIE-Intl Soc Optical Eng, 2016.

Abstract

Standard-cell design and characterization are presented for 7-nm CMOS platform technology targeting low-power and high-performance applications with the tightest contacted poly pitch of 42 nm and a metallization pitch of 32 nm in the FinFET technology. Two standard-cell architectures for 7 nm, a 9-track library and a 7.5-track library have been designed, introducing an extra middle-of-line layer to enable an efficient layout of the 7.5-track cells. The 7.5-track cells are on average smaller than the 9-track cells. With the strict design constraints imposed by self-aligned quadruple patterning and self-aligned double patterning, careful design and technology co-optimization is performed.

Details

ISSN :
19325150
Volume :
15
Database :
OpenAIRE
Journal :
Journal of Micro/Nanolithography, MEMS, and MOEMS
Accession number :
edsair.doi...........657d9de0f3d113a2cabdc9a74139db9f
Full Text :
https://doi.org/10.1117/1.jmm.15.1.013507