Back to Search
Start Over
A multiple faults test approach for digital circuits using neural networks
- Source :
- 2002 3rd International Conference on Microwave and Millimeter Wave Technology, 2002. Proceedings. ICMMT 2002..
- Publication Year :
- 2003
- Publisher :
- IEEE, 2003.
-
Abstract
- A new approach to generate test sets for multiple faults of digital circuits is presented in the paper, which employs neural networks and simulated annealing technique. The neural network models for circuit are built, the test vectors of multiple faults in the circuit can be produced by computing the minimum energy states of the neural networks. An algorithm based on simulated annealing is proposed to compute the minimum states of energy functions, the algorithm has global convergence and has polynomial complexity under a decrement scheme of temperature. Experimental results shows that it is possible to obtain high fault coverage for testable multiple faults with the proposed approach without fault simulation.
- Subjects :
- Scheme (programming language)
Digital electronics
Artificial neural network
Computer science
business.industry
Hardware_PERFORMANCEANDRELIABILITY
Fault (power engineering)
Computer Science::Hardware Architecture
Fault coverage
Simulated annealing
Convergence (routing)
Electronic engineering
Energy level
business
computer
Algorithm
computer.programming_language
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2002 3rd International Conference on Microwave and Millimeter Wave Technology, 2002. Proceedings. ICMMT 2002.
- Accession number :
- edsair.doi...........6205c53970fdd6c45ddc2098042afd90