Back to Search
Start Over
Design of Sample-Hold Circuit with SFDR Over 90 dB for High Speed ADC
- Source :
- Lecture Notes in Electrical Engineering ISBN: 9789813341012
- Publication Year :
- 2020
- Publisher :
- Springer Singapore, 2020.
-
Abstract
- This paper describes a sample-hold (SH) circuit for the front-ended pipelined 12-bit analog-to-digital converter (ADC). A differential OTA (operational transconductance amplifier) used in the sample-hold (SH) circuit is presented. The OTA is optimized for high-speed high-accuracy applications by using gain-boosted topology. By means of clamp circuit, the slewing rate of the OTA is greatly improved. The design uses the chartered 0.35-μm 2P4M CMOS process with a 3 V supply. The open-loop DC gain is over 110 dB and unity-gain bandwidth is 524.6 MHz. The slewing rate of the OTA is 1160 V/μs while the total load capacitance is 6pf. The SH circuit can settle within 10 ns to an accuracy of
- Subjects :
- Physics
Total harmonic distortion
Spurious-free dynamic range
business.industry
Amplifier
Bandwidth (signal processing)
Electrical engineering
Topology (electrical circuits)
Hardware_PERFORMANCEANDRELIABILITY
Capacitance
Clamper
Operational transconductance amplifier
Hardware_INTEGRATEDCIRCUITS
business
Subjects
Details
- ISBN :
- 978-981-334-101-2
- ISBNs :
- 9789813341012
- Database :
- OpenAIRE
- Journal :
- Lecture Notes in Electrical Engineering ISBN: 9789813341012
- Accession number :
- edsair.doi...........614281896f6915b9e497b8ae580227a9
- Full Text :
- https://doi.org/10.1007/978-981-33-4102-9_81