Back to Search
Start Over
A Built-in Self-Test Scheme for Detecting Defects in FinFET-Based SRAM Circuit
- Source :
- ATS
- Publication Year :
- 2018
- Publisher :
- IEEE, 2018.
-
Abstract
- FinFET is a feasible solution to short-channel effects that has been encountered by planar transistors during process scaling, and is widely adopted in advanced CMOS technologies. However, the special physical structure of FinFET also brings new defect models, which are hard to detect by conventional March algorithms, thus a more effective test methodology is required. In this paper, we investigate defect candidates in a FinFET 6T-SRAM circuit, analyze their fault behaviors, and propose a built-in self-test (BIST) scheme to enhance fault coverage and reduce test time. The proposed BIST approach is able to detect all target defects with only one read cycle, which reduces the required test algorithm complexity and hence reduces test time. This BIST scheme can be used with classical March algorithms, such as the March C-, to extend fault coverage beyond static single cell or coupling faults, thus reducing the defect level.
- Subjects :
- 010302 applied physics
Computer science
Design for testing
Semiconductor device modeling
Hardware_PERFORMANCEANDRELIABILITY
02 engineering and technology
Test method
Fault (power engineering)
01 natural sciences
020202 computer hardware & architecture
CMOS
Built-in self-test
0103 physical sciences
Fault coverage
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Static random-access memory
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- 2018 IEEE 27th Asian Test Symposium (ATS)
- Accession number :
- edsair.doi...........5e6e19cd6784130c8796695fb90fc91c