Back to Search Start Over

A 10-Gb/s Receiver With Track-and-Hold-Type Linear Phase Detector and Charge-Redistribution First-Order $\Delta\Sigma$ Modulator in 90-nm CMOS

Authors :
Eiichi Suzuki
Hiroki Yamashita
Tatsuya Saito
Masashi Kono
Koji Fukuda
Fumio Yuki
Ryo Nemoto
Takashi Takemoto
Goichi Ono
Source :
IEEE Journal of Solid-State Circuits. 44:3539-3546
Publication Year :
2009
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2009.

Abstract

A 10 Gb/s receiver with a digital CDR uses a track-and-hold-type linear phase detector (LPD) and charge-redistribution first-order ΔΣ modulator. It has low quantization error and high loop bandwidth due to the use of the LPD and maintains the advantages of a digital CDR such as low power consumption, small area, fast locking time, and low-jitter recovery clock because no internal VCO is needed. The CDR tracking bandwidth is 20 MHz and high-frequency jitter tolerance is 0.42 UIpp at 10-12 BER. Power consumption of LPD is 2.6 mW while the entire receiver consumes 65 mW.

Details

ISSN :
1558173X and 00189200
Volume :
44
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........5d8009aad5afab441d7f8e4f9e0d5237
Full Text :
https://doi.org/10.1109/jssc.2009.2031016