Back to Search Start Over

An array cell transistor test structure for the leakage current analysis of stacked capacitor DRAMs with diagonal cell scheme

Authors :
Joo Tae Moon
Beom Jun Jin
Young-pil Kim
Gi-Sung Yeo
Si-Young Choi
Sang U. Kim
U-In Chung
Sun-Ghil Lee
Source :
Proceedings of the 2004 International Conference on Microelectronic Test Structures (IEEE Cat. No.04CH37516).
Publication Year :
2004
Publisher :
IEEE, 2004.

Abstract

A new test structure for a stacked capacitor DRAM cell transistors with a diagonal active-area was developed to analyze the leakage current characteristics of the cell transistors. The leakage current components of the low power DRAMs with different retention fail distributions was investigated in detail using the test structure, and the important aspect of the sub-threshold leakage component was discussed for below 0.11 /spl mu/m DRAM cell transistors.

Details

Database :
OpenAIRE
Journal :
Proceedings of the 2004 International Conference on Microelectronic Test Structures (IEEE Cat. No.04CH37516)
Accession number :
edsair.doi...........5b94bacb0ecdb0d6f9d6c06c9ec5e50b
Full Text :
https://doi.org/10.1109/icmts.2004.1309467