Back to Search Start Over

Integration challenges of low temperature BEOL interconnects

Authors :
Yew Tuck Chow
Yi Wanbing
Chin Chuan Neo
Francis Poh
Sarin A. Deshpande
Yi Jiang
Bharat Bhushan
Juan Boon Tan
Kah Wee
Kerry Joseph Nagel
Sanjeev Aggarwal
Moazzem Hossain
Wang Zhehui
Ju Dy
Danny Pak-Chum Shum
Guoqing Lin
Source :
2017 IEEE International Interconnect Technology Conference (IITC).
Publication Year :
2017
Publisher :
IEEE, 2017.

Abstract

We present the first exploratory low temperature, lower than standard back-end-of-line (BEOL) interconnects temperature in CMOS. The approach poses several challenges such as undercut in pad via, photo resist residue defects post Aluminum (Al) etch and patch defects post passivation etch. We achieved the electrical targets and met reliability specifications of passivation integrity test (PIT), stress migration (SM), electro migration (EM) for high aspect ratio (HAR) dual damascene via, and pad via interconnects.

Details

Database :
OpenAIRE
Journal :
2017 IEEE International Interconnect Technology Conference (IITC)
Accession number :
edsair.doi...........5acef7f653d4bcfb5b43d6c8d1db2f92