Back to Search Start Over

Novel Channel-Stress Enhancement Technology with eSiGe S/D and Recessed Channel on Damascene Gate Process

Authors :
T. Hirano
Yuki Miyanami
Y. Tateshita
Shinya Yamakawa
K. Kugimiya
Kaori Tai
Naoki Nagashima
Yoshiaki Kikuchi
Tadayuki Kimura
R. Yamamoto
K. Nagano
J. Wang
Shingo Kadomura
S. Yamaguchi
S. Kanda
T. Ohno
Masanori Tsukamoto
Masaki Saito
Hayato Iwamoto
Hitoshi Wakabayashi
Y. Tagawa
Source :
2007 IEEE Symposium on VLSI Technology.
Publication Year :
2007
Publisher :
IEEE, 2007.

Abstract

Novel channel-stress enhancement technology on damascene gate process with eSiGe S/D for pFET is demonstrated. It is found for the first time that the damascene gate process featured by the dummy gate removal is more effective in increasing channel strain than the gate-1st process as an embedded SiGe stressor technique is used. Furthermore, an additional channel recess related to the damascene process is shown to enhance channel strain, resulting in a 14% Ion improvement at Ioff = 100 nA/um. We propose combining these strain techniques with high-k/metal gate stacks for low-power and high-performance pFETs.

Details

Database :
OpenAIRE
Journal :
2007 IEEE Symposium on VLSI Technology
Accession number :
edsair.doi...........58c107d2d2a3536163877f2c2c42d912
Full Text :
https://doi.org/10.1109/vlsit.2007.4339721