Back to Search Start Over

VLED for Si wafer-level packaging

Authors :
Jui-Kang Yen
Trung Tri Doan
Chingfu Tsou
Yung-Wei Chen
Chen-Fu Chu
Chunming Chang
Chiming Chen
Chuong Anh Tran
Source :
Proceedings of SPIE.
Publication Year :
2012
Publisher :
SPIE, 2012.

Abstract

In this paper, we introduced the advantages of Vertical Light emitting diode (VLED) on copper alloy with Si-wafer level packaging technologies. The silicon-based packaging substrate starts with a dou-ble-side polished p-type silicon wafer, then anisotropic wet etching technology is done to construct the re-flector depression and micro through-holes on the silicon substrate. The operating voltage, at a typical cur-rent of 350 milli-ampere (mA), is 3.2V. The operation voltage is less than 3.7V under higher current driving conditions of 1A. The VLED chip on Si package has excellent heat dissipation and can be operated at high currents up to 1A without efficiency degradation. The typical spatial radiation pattern emits a uniform light lambertian distribution from -65° to 65° which can be easily fit for secondary optics. The correlated color temperature (CCT) has only 5% variation for daylight and less than 2% variation for warm white, when the junction temperature is increased from 25°C to 110°C, suggesting a stable CCT during operation for general lighting application. Coupled with aspheric lens and micro lens array in a wafer level process, it has almost the same light distribution intensity for special secondary optics lighting applications. In addition, the ul-tra-violet (UV) VLED, featuring a silicon substrate and hard glass cover, manufactured by wafer level pack-aging emits high power UV wavelengths appropriate for curing, currency, document verification, tanning, medical, and sterilization applications.

Details

ISSN :
0277786X
Database :
OpenAIRE
Journal :
Proceedings of SPIE
Accession number :
edsair.doi...........58a63ef28c0a39f9c042f1a26fa4cdc3