Back to Search
Start Over
Isometric Test Data Compression
- Source :
- IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. 34:1847-1859
- Publication Year :
- 2015
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2015.
-
Abstract
- This paper introduces a novel test data compression scheme, which is primarily devised for low-power test applications. It is based on a fundamental observation that in addition to low test cube fill rates, a very few specified bits, necessary to detect a fault, are actually irreplaceable, whereas the remaining ones can be placed in alternative locations (scan cells). The former assignments are used to create residual test cubes and, subsequently, test templates. They control a power-aware decompressor and guide automatic test pattern generation to produce highly compressible test patterns through finding alternative assignments. The proposed approach reduces, in a user-controlled manner, scan shift-in switching rates with minimal hardware modifications. It also elevates compression ratios to values typically unachievable through conventional low-power reseeding-based solutions. Experimental results obtained for large industrial designs illustrate feasibility of the proposed test scheme and are reported herein.
- Subjects :
- Engineering
business.industry
Real-time computing
Test compression
Automatic test pattern generation
Residual
Fault (power engineering)
Computer Graphics and Computer-Aided Design
Encoding (memory)
Compression ratio
System on a chip
Electrical and Electronic Engineering
Cube
business
Algorithm
Software
Subjects
Details
- ISSN :
- 19374151 and 02780070
- Volume :
- 34
- Database :
- OpenAIRE
- Journal :
- IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
- Accession number :
- edsair.doi...........51d76a540ba75184e22d50f007fdae35