Back to Search
Start Over
Challenges of back end of the line for sub 65 nm generation
- Source :
- Microelectronic Engineering. 70:255-266
- Publication Year :
- 2003
- Publisher :
- Elsevier BV, 2003.
-
Abstract
- This paper presents a review of interconnect challenges for sub 65 nm node. From this generation, porous ultra low K (ULK) dielectric materials (dielectric constant k < 2.1) are required. Their porosity makes integration very difficult, due to the mechanical weakness and process interaction issues (especially during stripping, CVD metal barrier deposition...). To overcome these process incompatibilities and keep the 'effective dielectric constant' low, dual damascene architecture becomes more and more complex and requires additional steps (porosity sealing treatment, degas steps, supercritical CO2 clean, low k dielectric barrier, self aligned barrier...). Possible contamination trapped in the porosity (moisture, metallic residues...), and lower thermo-mechanical properties of ULK will probably impede reliability. Copper resistivity increase with dimension shrinkage will also be an extra issue.
- Subjects :
- Interconnection
Materials science
business.industry
Copper interconnect
Low-k dielectric
Dielectric
Integrated circuit
Condensed Matter Physics
Porosity sealing
Atomic and Molecular Physics, and Optics
Surfaces, Coatings and Films
Electronic, Optical and Magnetic Materials
law.invention
Electrical resistivity and conductivity
law
Optoelectronics
Electrical and Electronic Engineering
business
Porosity
Subjects
Details
- ISSN :
- 01679317
- Volume :
- 70
- Database :
- OpenAIRE
- Journal :
- Microelectronic Engineering
- Accession number :
- edsair.doi...........4e29c641be70712fae36b97672c3a579
- Full Text :
- https://doi.org/10.1016/s0167-9317(03)00467-2