Back to Search
Start Over
A 10 Gbps GFP frame delineation circuit with single bit error correction on an FPGA
- Source :
- AICT/SAPIR/ELETE
- Publication Year :
- 2005
- Publisher :
- IEEE, 2005.
-
Abstract
- This paper presents the design and study of an architecture able to perform 10 Gbit/s GFP frame delineation with single bit error correction on an FPGA. The design targets the development of a system-on-chip (SoC) platform for the design of next generation network processing. In order to achieve the high processing rate, the circuit is designed with a 64-bit data-path and is targeted to Altera Stratix II FPGA technology. The circuit operates at a clock rate of 165 MHz. The circuit utilises 8 parallel CRC HEC calculators and comparators, a PLI frame counter and a single bit error correction mechanism.
- Subjects :
- Comparator
business.industry
Computer science
Frame (networking)
Clock rate
Gigabit
Embedded system
Stratix
Hardware_INTEGRATEDCIRCUITS
System on a chip
Hardware_ARITHMETICANDLOGICSTRUCTURES
business
Error detection and correction
Field-programmable gate array
Computer hardware
Hardware_LOGICDESIGN
Subjects
Details
- Database :
- OpenAIRE
- Journal :
- Advanced Industrial Conference on Telecommunications/Service Assurance with Partial and Intermittent Resources Conference/E-Learning on Telecommunications Workshop (AICT/SAPIR/ELETE'05)
- Accession number :
- edsair.doi...........4884a2f46b7700044c1801e88fbbb084
- Full Text :
- https://doi.org/10.1109/aict.2005.1