Back to Search Start Over

An Integrated Dual-Mode CMOS Power Amplifier With Linearizing Body Network

Authors :
Seunghoon Kang
Songcheol Hong
Taehwan Joo
Gwanghyeon Jeong
Source :
IEEE Transactions on Circuits and Systems II: Express Briefs. 64:1037-1041
Publication Year :
2017
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2017.

Abstract

A dual-mode radio frequency CMOS power amplifier (PA) for Internet of Things application is presented, which is integrated with the other circuits in a 55-nm bulk CMOS process. The low-power mode is achieved by reducing the number of turn-on power transistors, which are also used for linearization. The PA has a gain control scheme that functions by controlling the transconductance ( ${g_{m}}$ ) of the driver stage. A simple body network is introduced to common gate power transistors to improve the linearity of the PA. It is measured with 802.11n 64-quadrature-amplitude-modulation (MCS7) signal and shows a maximum average power of 16 dBm with a supply current of 222 mA under an error-vector-magnitude of −27 dB, which is packaged in a QFN 5 ${\times } \,\, 5$ mm.

Details

ISSN :
15583791 and 15497747
Volume :
64
Database :
OpenAIRE
Journal :
IEEE Transactions on Circuits and Systems II: Express Briefs
Accession number :
edsair.doi...........4516800266516f677f01a6f5f57ff559
Full Text :
https://doi.org/10.1109/tcsii.2016.2624302