Back to Search
Start Over
An 800-MHz embedded DRAM with a concurrent refresh mode
- Source :
- IEEE Journal of Solid-State Circuits. 40:1377-1387
- Publication Year :
- 2005
- Publisher :
- Institute of Electrical and Electronics Engineers (IEEE), 2005.
-
Abstract
- An 800-MHz embedded DRAM macro employs a memory cell utilizing a device from the 90-nm high-performance technology menu; a 2.2-nm gate oxide 1.5 V IO device. A concurrent refresh mode is designed to improve the memory utilization to over 99% for a 64 /spl mu/s data retention time. A concurrent refresh scheduler utilizes up-count and down-count registers to identify at least one array to be refreshed at every clock cycle, emulating a classical distributed refresh mode. A command multiplier employs low frequency phased clock signals to generate the clock, commands, and addresses at rates up to 4/spl times/ that of the tester frequency. The macro integrates masked redundancy allocation logic during at speed multibank test. The hardware results show a 312-MHz random access frequency and 800-MHz multibank frequency at 1.2 V, respectively.
Details
- ISSN :
- 00189200
- Volume :
- 40
- Database :
- OpenAIRE
- Journal :
- IEEE Journal of Solid-State Circuits
- Accession number :
- edsair.doi...........4269daa702a398822bdfe832742483a4
- Full Text :
- https://doi.org/10.1109/jssc.2005.848019