Back to Search
Start Over
Statistical timing and leakage power analysis of PD-SOI digital circuits
- Source :
- Analog Integrated Circuits and Signal Processing. 60:127-136
- Publication Year :
- 2008
- Publisher :
- Springer Science and Business Media LLC, 2008.
-
Abstract
- This paper presents a fast statistical static timing and leakage power analysis in Partially-Depleted Silicon-On-Insulator (PD-SOI) CMOS circuits in BSIMSOI3.2 100 nm technology. The proposed timing analysis considers floating body effect on the propagation delay for more accurate timing analysis in PD-SOI CMOS circuits. The accuracy of modeling the leakage power in PD-SOI CMOS circuits is improved by considering the interactions between the subthreshold leakage and the gate tunneling leakage, the stacking effect, the history effect, and the fanout effect. The proposed timing and leakage power analysis algorithms are implemented in Matlab, Hspice, and C language. The proposed methodology is applied to ISCAS85 benchmarks, and the results show that the error is within 5% compared with random simulation results.
- Subjects :
- Digital electronics
Engineering
Hardware_MEMORYSTRUCTURES
Subthreshold conduction
business.industry
Static timing analysis
Hardware_PERFORMANCEANDRELIABILITY
Propagation delay
Surfaces, Coatings and Films
CMOS
Hardware and Architecture
Signal Processing
Hardware_INTEGRATEDCIRCUITS
Electronic engineering
business
Hardware_LOGICDESIGN
Electronic circuit
Leakage (electronics)
Floating body effect
Subjects
Details
- ISSN :
- 15731979 and 09251030
- Volume :
- 60
- Database :
- OpenAIRE
- Journal :
- Analog Integrated Circuits and Signal Processing
- Accession number :
- edsair.doi...........41be4fe33dce017013a1d4e88e7ff2a8
- Full Text :
- https://doi.org/10.1007/s10470-008-9220-7