Back to Search
Start Over
Low-Power High-Speed Double Gate 1-bit Full Adder Cell
- Source :
- International Journal of Electronics and Telecommunications. 62:329-334
- Publication Year :
- 2016
- Publisher :
- Walter de Gruyter GmbH, 2016.
-
Abstract
- In this paper, we proposed an efficient full adder circuit using 16 transistors. The proposed high-speed adder circuit is able to operate at very low voltage and maintain the proper output voltage swing and also balance the power consumption and speed. Proposed design is based on CMOS mixed threshold voltage logic (MTVL) and implemented in 180nm CMOS technology. In the proposed technique the most time-consuming and power consuming XOR gates and multiplexer are designed using MTVL scheme. The maximum average power consumed by the proposed circuit is 6.94μW at 1.8V supply voltage and frequency of 500 MHz, which is less than other conventional methods. Power, delay, and area are optimized by using pass transistor logic and verified using the SPICE simulation tool at desired broad frequency range. It is also observed that the proposed design may be successfully utilized in many cases, especially whenever the lowest power consumption and delay are aimed.
- Subjects :
- 010302 applied physics
Adder
Engineering
Pass transistor logic
business.industry
020208 electrical & electronic engineering
Transistor
Hardware_PERFORMANCEANDRELIABILITY
02 engineering and technology
01 natural sciences
Threshold voltage
law.invention
CMOS
law
0103 physical sciences
Hardware_INTEGRATEDCIRCUITS
0202 electrical engineering, electronic engineering, information engineering
Electronic engineering
Serial binary adder
business
XOR gate
Low voltage
Hardware_LOGICDESIGN
Subjects
Details
- ISSN :
- 23001933
- Volume :
- 62
- Database :
- OpenAIRE
- Journal :
- International Journal of Electronics and Telecommunications
- Accession number :
- edsair.doi...........40362f4a1970157e3847320a29157de9
- Full Text :
- https://doi.org/10.1515/eletel-2016-0045