Back to Search Start Over

A motion video compression LSI with distributed arithmetic architecture

Authors :
Yoshio Tokuno
H. Mizutani
H. Masaki
M. Yamazaki
Source :
Proceedings of IEEE Custom Integrated Circuits Conference - CICC '93.
Publication Year :
2002
Publisher :
IEEE, 2002.

Abstract

The authors summarize the algorithm, architecture, and implementation of an LSI that can perform discrete cosine transform (DCT), inverse DCT (IDCT), motion estimation (ME), and video data statistical processing for inter/intra decision (DECISION) at 2.59 GOPS (giga operations per second). This LSI can perform the DCT, IDCT, ME and DECISION in a single chip by switching mode signals. The LSI has a power consumption of 2 W at 40.5-MHz input clock. The chip, designed in a 0.8-/spl mu/m, double-metal CMOS technology, has 405,000 transistors and a die size of 13.86 /spl times/ 13.51 mm/sup 2/.

Details

Database :
OpenAIRE
Journal :
Proceedings of IEEE Custom Integrated Circuits Conference - CICC '93
Accession number :
edsair.doi...........3f49d2674d6ec4d9702f70514e2a7282
Full Text :
https://doi.org/10.1109/cicc.1993.590694