Back to Search Start Over

Modeling the effect of technology trends on the soft error rate of combinational logic

Authors :
Michael Kistler
Premkishore Shivakumar
Doug Burger
Stephen W. Keckler
Lorenzo Alvisi
Source :
DSN
Publication Year :
2003
Publisher :
IEEE Comput. Soc, 2003.

Abstract

This paper examines the effect of technology scaling and microarchitectural trends on the rate of soft errors in CMOS memory and logic circuits. We describe and validate an end-to-end model that enables us to compute the soft error rates (SER) for existing and future microprocessor-style designs. The model captures the effects of two important masking phenomena, electrical masking and latching-window masking, which inhibit soft errors in combinational logic. We quantify the SER due to high-energy neutrons in SRAM cells, latches, and logic circuits for feature sizes from 600 nm to 50 nm and clock periods from 16 to 6 fan-out-of-4 inverter delays. Our model predicts that the SER per chip of logic circuits will increase nine orders of magnitude from 1992 to 2011 and at that point will be comparable to the SER per chip of unprotected memory elements. Our result emphasizes that computer system designers must address the risks of soft errors in logic circuits for future designs.

Details

Database :
OpenAIRE
Journal :
Proceedings International Conference on Dependable Systems and Networks
Accession number :
edsair.doi...........3e48522e1e30f8732b55e4c2e0cce5f8
Full Text :
https://doi.org/10.1109/dsn.2002.1028924