Back to Search Start Over

A 500 MHz Random Cycle, 1.5 ns Latency, SOI Embedded DRAM Macro Featuring a Three-Transistor Micro Sense Amplifier

Authors :
C. Tanner
K. Yanagisawa
Richard E. Matick
J. Griesemer
Hillery C. Hunter
Babar A. Khan
Paul C. Parries
Kim Hoki
John W. Golz
Subramanian S. Iyer
Gregory J. Fredeman
J. Harig
John E. Barth
R.P. Havreluk
T. Kirihata
Stanley E. Schuster
William Robert Reohr
Source :
IEEE Journal of Solid-State Circuits. 43:86-95
Publication Year :
2008
Publisher :
Institute of Electrical and Electronics Engineers (IEEE), 2008.

Abstract

As microprocessors enter the highly multi-core/multi-threaded era, higher density, lower latency embedded memory will be required to meet cache design needs. This paper describes a 500 MHz random cycle silicon on insulator (SOI) embedded DRAM macro which features a three-transistor micro sense amplifier, realizing significant performance gains over traditional array design methods. To address the realities of process integration, we describe the features and issues associated with integrating this DRAM into SOI technology, including deep trench processing and floating body effects. After a brief description of the macro architecture, details are provided on the three-transistor micro sense amplifier scheme, which is key to achieving a high transfer ratio with minimal area overhead. The paper concludes with hardware results and a summary.

Details

ISSN :
00189200
Volume :
43
Database :
OpenAIRE
Journal :
IEEE Journal of Solid-State Circuits
Accession number :
edsair.doi...........3dc46e0324a6411f1637ffbc2350b8b3
Full Text :
https://doi.org/10.1109/jssc.2007.908006